Fault Tolerant Design for Large Scale Matrix Multiplier Based on Reconfigurable Architecture
碩士 === 國立臺灣大學 === 電機工程學研究所 === 99 === Matrix multiplication is a fundamental and important operation in many research and engineering problems. Enhancing matrix multiplication parallelism in a 2-dimensional PE (processing element) array is a popular approach to improve the computation efficiency. Ho...
Main Authors: | Bo-Yu Jan, 詹博宇 |
---|---|
Other Authors: | 黃俊郎 |
Format: | Others |
Language: | en_US |
Published: |
2011
|
Online Access: | http://ndltd.ncl.edu.tw/handle/25769095530882395675 |
Similar Items
-
Fault tolerance and reconfiguration strategies for tree architectures
by: Ko, Chen-Ken, 1961-
Published: (1990) -
Hierarchical strategies for fault-tolerance in reconfigurable architectures
by: Lawson, David
Published: (2015) -
A RECONFIGURABLE MODULAR FAULT-TOLERANT HYPERCUBE ARCHITECTURE
by: WU, YU-EN, et al.
Published: (1992) -
Design and Analysis Fault-tolerance DCVS Multipliers
by: Chen, Ju Hung, et al.
Published: (1994) -
On fault tolerant cellular array multipliers
by: 邱建元
Published: (1992)