Design and Performance Analysis of 1-Bit FinFET Full Adder Cells for Subthreshold Region at 16 nm Process Technology
The scaling process of the conventional 2D-planar metal-oxide semiconductor field-effect transistor (MOSFET) is now approaching its limit as technology has reached below 20 nm process technology. A new nonplanar device architecture called FinFET was invented to overcome the problem by allowing trans...
Main Authors: | , , , |
---|---|
Format: | Article |
Language: | English |
Published: |
Hindawi Limited
2015-01-01
|
Series: | Journal of Nanomaterials |
Online Access: | http://dx.doi.org/10.1155/2015/726175 |
id |
doaj-34f8b44cc7b046bc9d76732fdee05f0d |
---|---|
record_format |
Article |
spelling |
doaj-34f8b44cc7b046bc9d76732fdee05f0d2020-11-24T23:21:37ZengHindawi LimitedJournal of Nanomaterials1687-41101687-41292015-01-01201510.1155/2015/726175726175Design and Performance Analysis of 1-Bit FinFET Full Adder Cells for Subthreshold Region at 16 nm Process Technology‘Aqilah binti Abdul Tahrim0Huei Chaeng Chin1Cheng Siong Lim2Michael Loong Peng Tan3Faculty of Electrical Engineering, Universiti Teknologi Malaysia (UTM), 81310 Skudai, Johor, MalaysiaFaculty of Electrical Engineering, Universiti Teknologi Malaysia (UTM), 81310 Skudai, Johor, MalaysiaFaculty of Electrical Engineering, Universiti Teknologi Malaysia (UTM), 81310 Skudai, Johor, MalaysiaFaculty of Electrical Engineering, Universiti Teknologi Malaysia (UTM), 81310 Skudai, Johor, MalaysiaThe scaling process of the conventional 2D-planar metal-oxide semiconductor field-effect transistor (MOSFET) is now approaching its limit as technology has reached below 20 nm process technology. A new nonplanar device architecture called FinFET was invented to overcome the problem by allowing transistors to be scaled down into sub-20 nm region. In this work, the FinFET structure is implemented in 1-bit full adder transistors to investigate its performance and energy efficiency in the subthreshold region for cell designs of Complementary MOS (CMOS), Complementary Pass-Transistor Logic (CPL), Transmission Gate (TG), and Hybrid CMOS (HCMOS). The performance of 1-bit FinFET-based full adder in 16-nm technology is benchmarked against conventional MOSFET-based full adder. The Predictive Technology Model (PTM) and Berkeley Shortchannel IGFET Model-Common Multi-Gate (BSIM-CMG) 16 nm low power libraries are used. Propagation delay, average power dissipation, power-delay-product (PDP), and energy-delay-product (EDP) are analysed based on all four types of full adder cell designs of both FETs. The 1-bit FinFET-based full adder shows a great reduction in all four metric performances. A reduction in propagation delay, PDP, and EDP is evident in the 1-bit FinFET-based full adder of CPL, giving the best overall performance due to its high-speed performance and good current driving capabilities.http://dx.doi.org/10.1155/2015/726175 |
collection |
DOAJ |
language |
English |
format |
Article |
sources |
DOAJ |
author |
‘Aqilah binti Abdul Tahrim Huei Chaeng Chin Cheng Siong Lim Michael Loong Peng Tan |
spellingShingle |
‘Aqilah binti Abdul Tahrim Huei Chaeng Chin Cheng Siong Lim Michael Loong Peng Tan Design and Performance Analysis of 1-Bit FinFET Full Adder Cells for Subthreshold Region at 16 nm Process Technology Journal of Nanomaterials |
author_facet |
‘Aqilah binti Abdul Tahrim Huei Chaeng Chin Cheng Siong Lim Michael Loong Peng Tan |
author_sort |
‘Aqilah binti Abdul Tahrim |
title |
Design and Performance Analysis of 1-Bit FinFET Full Adder Cells for Subthreshold Region at 16 nm Process Technology |
title_short |
Design and Performance Analysis of 1-Bit FinFET Full Adder Cells for Subthreshold Region at 16 nm Process Technology |
title_full |
Design and Performance Analysis of 1-Bit FinFET Full Adder Cells for Subthreshold Region at 16 nm Process Technology |
title_fullStr |
Design and Performance Analysis of 1-Bit FinFET Full Adder Cells for Subthreshold Region at 16 nm Process Technology |
title_full_unstemmed |
Design and Performance Analysis of 1-Bit FinFET Full Adder Cells for Subthreshold Region at 16 nm Process Technology |
title_sort |
design and performance analysis of 1-bit finfet full adder cells for subthreshold region at 16 nm process technology |
publisher |
Hindawi Limited |
series |
Journal of Nanomaterials |
issn |
1687-4110 1687-4129 |
publishDate |
2015-01-01 |
description |
The scaling process of the conventional 2D-planar metal-oxide semiconductor field-effect transistor (MOSFET) is now approaching its limit as technology has reached below 20 nm process technology. A new nonplanar device architecture called FinFET was invented to overcome the problem by allowing transistors to be scaled down into sub-20 nm region. In this work, the FinFET structure is implemented in 1-bit full adder transistors to investigate its performance and energy efficiency in the subthreshold region for cell designs of Complementary MOS (CMOS), Complementary Pass-Transistor Logic (CPL), Transmission Gate (TG), and Hybrid CMOS (HCMOS). The performance of 1-bit FinFET-based full adder in 16-nm technology is benchmarked against conventional MOSFET-based full adder. The Predictive Technology Model (PTM) and Berkeley Shortchannel IGFET Model-Common Multi-Gate (BSIM-CMG) 16 nm low power libraries are used. Propagation delay, average power dissipation, power-delay-product (PDP), and energy-delay-product (EDP) are analysed based on all four types of full adder cell designs of both FETs. The 1-bit FinFET-based full adder shows a great reduction in all four metric performances. A reduction in propagation delay, PDP, and EDP is evident in the 1-bit FinFET-based full adder of CPL, giving the best overall performance due to its high-speed performance and good current driving capabilities. |
url |
http://dx.doi.org/10.1155/2015/726175 |
work_keys_str_mv |
AT aqilahbintiabdultahrim designandperformanceanalysisof1bitfinfetfulladdercellsforsubthresholdregionat16nmprocesstechnology AT hueichaengchin designandperformanceanalysisof1bitfinfetfulladdercellsforsubthresholdregionat16nmprocesstechnology AT chengsionglim designandperformanceanalysisof1bitfinfetfulladdercellsforsubthresholdregionat16nmprocesstechnology AT michaelloongpengtan designandperformanceanalysisof1bitfinfetfulladdercellsforsubthresholdregionat16nmprocesstechnology |
_version_ |
1725571015670497280 |