Probabilistic timing verification and timing analysis for synthesis of digital interface controllers
In this dissertation we present two techniques on the topic of digital interface design: a probabilistic timing verification and a timing analysis for synthesis, both rooted in a formal specification. Interface design arises when two digital components (e.g., a processor and a memory device) are to...
Main Author: | Escalante, Marco Antonio |
---|---|
Other Authors: | Dimopoulos, Nikitas J. |
Format: | Others |
Language: | English en |
Published: |
2017
|
Subjects: | |
Online Access: | https://dspace.library.uvic.ca//handle/1828/8550 |
Similar Items
-
Interfacing of a Euclid compiler to a Pascal code generator
by: Hsu, Pohwa
Published: (2011) -
Java message passing interface.
Published: (1998) -
Usability analysis of the channel application programming interface
by: Brown, Christopher A.
Published: (2012) -
User interface design guidelines for digital television virtual remote controls
by: Wentzel, Alicia Veronica
Published: (2016) -
Design of a program package for the computer-aided analysis and design of control systems
by: Wloka, Dieter W.
Published: (1983)