Performance and Power Optimizations for Highly Reliable Caches
This thesis introduces performance and power optimization techniques for caches. Our optimization techniques target both conventional caches, which are implemented using six-transistor (6T) cells, and highly reliable caches implemented using eight-transistor (8T) cells. In 6T cell caches, we enhanc...
Main Author: | Azizabadifarahani, Seyedmostafa |
---|---|
Other Authors: | Baniasadi, Amirali |
Language: | English en |
Published: |
2013
|
Subjects: | |
Online Access: | http://hdl.handle.net/1828/5029 |
Similar Items
-
TEMPERATURE AND LEAKAGE AWARE TECHNIQUES TO IMPROVE CACHE RELIABILITY
by: Akaaboune, Adil
Published: (2012) -
PERFORMANCE ANALYSIS OF LOCATION CACHE FOR LOW POWER CACHE SYSTEM
by: QI, BIN
Published: (2007) -
Power Efficient Last Level Cache for Chip Multiprocessors
by: Mandke, Aparna
Published: (2017) -
Power Efficient Last Level Cache For Chip Multiprocessors
by: Mandke, Aparna
Published: (2015) -
Joint Optimization on Trajectory, Cache Placement, and Transmission Power for Minimum Mission Time in UAV-Aided Wireless Networks
by: Tingting Lan, et al.
Published: (2021-06-01)