A PLL Design Based on a Standing Wave Resonant Oscillator

In this thesis, we present a new continuously variable high frequency standing wave oscillator and demonstrate its use in generating the phase locked clock signal of a digital IC. The ring based standing wave resonant oscillator is implemented with a plurality of wires connected in a mobius configur...

Full description

Bibliographic Details
Main Author: Karkala, Vinay
Other Authors: Khatri, Sunil P.
Format: Others
Language:en_US
Published: 2011
Subjects:
VCO
PLL
Online Access:http://hdl.handle.net/1969.1/ETD-TAMU-2010-08-8546
id ndltd-tamu.edu-oai-repository.tamu.edu-1969.1-ETD-TAMU-2010-08-8546
record_format oai_dc
spelling ndltd-tamu.edu-oai-repository.tamu.edu-1969.1-ETD-TAMU-2010-08-85462013-01-08T10:42:35ZA PLL Design Based on a Standing Wave Resonant OscillatorKarkala, VinayVoltage Controlled OscillatorVCOPhase Locked LoopPLLStanding Wave Resonant OscillatorTraveling Wave Resonant OscillatorFine TuningCoarse TuningTransmission lineParasitic ExtractionLocking RangeClock distributionIn this thesis, we present a new continuously variable high frequency standing wave oscillator and demonstrate its use in generating the phase locked clock signal of a digital IC. The ring based standing wave resonant oscillator is implemented with a plurality of wires connected in a mobius configuration, with a cross coupled inverter pair connected across the wires. The oscillation frequency can be modulated by coarse and fine tuning. Coarse modification is achieved by altering the number of wires in the ring that participate in the oscillation, by driving a digital word to a set of passgates which are connected to each wire in the ring. Fine tuning of the oscillation frequency is achieved by varying the body bias voltage of both the PMOS transistors in the cross coupled inverter pair which sustains the oscillations in the resonant ring. We validated our PLL design in a 90nm process technology. 3D parasitic RLCs for our oscillator ring were extracted with skin effect accounted for. Our PLL provides a frequency locking range from 6 GHz to 9 GHz, with a center frequency of 7.5 GHz. The oscillator alone consumes about 25 mW of power, and the complete PLL consumes a power of 28.5 mW. The observed jitter of the PLL is 2.56 percent. These numbers are significant improvements over the prior art in standing wave based PLLs.Khatri, Sunil P.2011-10-21T22:03:34Z2011-10-22T07:13:22Z2011-10-21T22:03:34Z2011-10-22T07:13:22Z2010-082011-10-21August 2010thesistextapplication/pdfhttp://hdl.handle.net/1969.1/ETD-TAMU-2010-08-8546en_US
collection NDLTD
language en_US
format Others
sources NDLTD
topic Voltage Controlled Oscillator
VCO
Phase Locked Loop
PLL
Standing Wave Resonant Oscillator
Traveling Wave Resonant Oscillator
Fine Tuning
Coarse Tuning
Transmission line
Parasitic Extraction
Locking Range
Clock distribution
spellingShingle Voltage Controlled Oscillator
VCO
Phase Locked Loop
PLL
Standing Wave Resonant Oscillator
Traveling Wave Resonant Oscillator
Fine Tuning
Coarse Tuning
Transmission line
Parasitic Extraction
Locking Range
Clock distribution
Karkala, Vinay
A PLL Design Based on a Standing Wave Resonant Oscillator
description In this thesis, we present a new continuously variable high frequency standing wave oscillator and demonstrate its use in generating the phase locked clock signal of a digital IC. The ring based standing wave resonant oscillator is implemented with a plurality of wires connected in a mobius configuration, with a cross coupled inverter pair connected across the wires. The oscillation frequency can be modulated by coarse and fine tuning. Coarse modification is achieved by altering the number of wires in the ring that participate in the oscillation, by driving a digital word to a set of passgates which are connected to each wire in the ring. Fine tuning of the oscillation frequency is achieved by varying the body bias voltage of both the PMOS transistors in the cross coupled inverter pair which sustains the oscillations in the resonant ring. We validated our PLL design in a 90nm process technology. 3D parasitic RLCs for our oscillator ring were extracted with skin effect accounted for. Our PLL provides a frequency locking range from 6 GHz to 9 GHz, with a center frequency of 7.5 GHz. The oscillator alone consumes about 25 mW of power, and the complete PLL consumes a power of 28.5 mW. The observed jitter of the PLL is 2.56 percent. These numbers are significant improvements over the prior art in standing wave based PLLs.
author2 Khatri, Sunil P.
author_facet Khatri, Sunil P.
Karkala, Vinay
author Karkala, Vinay
author_sort Karkala, Vinay
title A PLL Design Based on a Standing Wave Resonant Oscillator
title_short A PLL Design Based on a Standing Wave Resonant Oscillator
title_full A PLL Design Based on a Standing Wave Resonant Oscillator
title_fullStr A PLL Design Based on a Standing Wave Resonant Oscillator
title_full_unstemmed A PLL Design Based on a Standing Wave Resonant Oscillator
title_sort pll design based on a standing wave resonant oscillator
publishDate 2011
url http://hdl.handle.net/1969.1/ETD-TAMU-2010-08-8546
work_keys_str_mv AT karkalavinay aplldesignbasedonastandingwaveresonantoscillator
AT karkalavinay plldesignbasedonastandingwaveresonantoscillator
_version_ 1716505061650071552