Implementation of residue code as a design for testability strategy using GENESIL Silicon Compiler
Approved for public release; distribution unlimited. === This thesis describes the need for including design for testability in a VLSI chip design and provides information on implementing a DFT strategy using the GENESIL Silicon compiler. Two structured techniques of design for testability, Scan Des...
Main Author: | Lawson, John Ernest |
---|---|
Other Authors: | Yang, Chyan |
Published: |
Monterey, California: Naval Postgraduate School
2013
|
Online Access: | http://hdl.handle.net/10945/27620 |
Similar Items
Similar Items
-
Implementation of a Design for Testability strategy using the Genesil silicon compiler
by: Davidson, John Carl.
Published: (2013) -
Design methodology using the Genesil Silicon Compiler.
by: Settle, Robert Howard.
Published: (2012) -
A methodology for producing and testing a Genesil Silicon Compiler designed VLSI chip which incorporates Design for Testability
by: Pooler, Brian Lee
Published: (2013) -
A pipelined implementation of notch filters using Genesil silicon compiler
by: Kung, Chih-fu
Published: (2015) -
A design of floating point FFT using Genesil Silicon Compiler.
by: Lu, Chung-Kuei.
Published: (2013)