Power minimisation techniques for testing low power VLSI circuits
Testing low power very large scale integrated (VLSI) circuits has recently become an area of concern due to yield and reliability problems. This dissertation focuses on minimising power dissipation during test application at logic level and register-transfer level (RTL) of abstraction of the VLSI de...
Main Author: | Nicolici, N. |
---|---|
Published: |
University of Southampton
2000
|
Subjects: | |
Online Access: | https://ethos.bl.uk/OrderDetails.do?uin=uk.bl.ethos.561421 |
Similar Items
-
Laser testing of integrated circuits
by: Oldham, Harry
Published: (1977) -
A model of VLSI specimen charging in the scanning electron microscope
by: Worlock, Stephen
Published: (1992) -
Scanning electron microscope applications to integrated circuit testing
by: Hannah, John Milligan
Published: (1975) -
Measurement Techniques for the Modelling of U.H.F. Integrated-Circuit Components
by: Flemming, M. A.
Published: (1974) -
Digital Instrumentation for Power Measurement
by: Ng, K. W.
Published: (1977)