Planar Packaging and Electrical Characterization of High Temperature SiC Power Electronic Devices
This thesis examines the packaging of high-temperature SiC power electronic devices. Current-voltage measurements were conducted on as-received and packaged SiC power devices. The planar structure was introduced and developed as a substitution for traditional wire-bonding vertical structure. The pla...
Main Author: | |
---|---|
Other Authors: | |
Format: | Others |
Language: | en |
Published: |
Virginia Tech
2014
|
Subjects: | |
Online Access: | http://hdl.handle.net/10919/36278 http://scholar.lib.vt.edu/theses/available/etd-12182008-231247/ |
id |
ndltd-VTETD-oai-vtechworks.lib.vt.edu-10919-36278 |
---|---|
record_format |
oai_dc |
spelling |
ndltd-VTETD-oai-vtechworks.lib.vt.edu-10919-362782021-10-09T05:25:53Z Planar Packaging and Electrical Characterization of High Temperature SiC Power Electronic Devices Yue , Naili Materials Science and Engineering Lu, Guo-Quan Suchicital, Carlos T. A. Clark, David E. Ngo, Khai D. T. sintered nanoscale silver power electronic device planar structure high temperature solder bump This thesis examines the packaging of high-temperature SiC power electronic devices. Current-voltage measurements were conducted on as-received and packaged SiC power devices. The planar structure was introduced and developed as a substitution for traditional wire-bonding vertical structure. The planar structure was applied to a high temperature (>250oC) SiC power device. Based on the current-voltage (I-V) measurements, the packaging structures were improved, materials were selected, and processes were tightly controlled. This study applies two types of planar structures, the direct bond and the bump bond, to the high-temperature packaging of high-temperature SiC diode. A drop in the reverse breakdown voltage was discovered in the packaging using a direct bond. The root cause for the drop in the breakdown voltage was identified and corrective solutions were evaluated. A few effective methods were suggested for solving the breakdown issue. The forward I-V curve of the planar packaging using direct bond showed excellent results due to the excellent electrical and thermal properties of sintered nanosilver. The packaging using a bump bond as an improved structure was processed and proved to possess desirable forward and reverse I-V behavior. The cross-sections of both planar structures were inspected. High-temperature packaging materials, including nano-silver paste, high-lead solder ball and paste, adhesive epoxy, and encapsulant, were introduced and evaluated. The processes such as stencil printing, low-temperature sintering, solder reflowing, epoxy curing, sputtering deposition, electroplating, and patterning of direct-bond copper (DBC) were tightly controlled to ensure high-quality packaging with improved performance. Finally, the planar packaging of the high temperature power device was evaluated and summarized, and the future work was recommended. Master of Science 2014-03-14T20:50:20Z 2014-03-14T20:50:20Z 2008-11-21 2008-12-18 2008-12-31 2008-12-31 Thesis etd-12182008-231247 http://hdl.handle.net/10919/36278 http://scholar.lib.vt.edu/theses/available/etd-12182008-231247/ en MasterThesis_NailiYue_Final.pdf Coppyright_Permission_for_NailiYue_MSThesis.pdf In Copyright http://rightsstatements.org/vocab/InC/1.0/ application/pdf application/pdf Virginia Tech |
collection |
NDLTD |
language |
en |
format |
Others
|
sources |
NDLTD |
topic |
sintered nanoscale silver power electronic device planar structure high temperature solder bump |
spellingShingle |
sintered nanoscale silver power electronic device planar structure high temperature solder bump Yue , Naili Planar Packaging and Electrical Characterization of High Temperature SiC Power Electronic Devices |
description |
This thesis examines the packaging of high-temperature SiC power electronic devices. Current-voltage measurements were conducted on as-received and packaged SiC power devices. The planar structure was introduced and developed as a substitution for traditional wire-bonding vertical structure. The planar structure was applied to a high temperature (>250oC) SiC power device. Based on the current-voltage (I-V) measurements, the packaging structures were improved, materials were selected, and processes were tightly controlled.
This study applies two types of planar structures, the direct bond and the bump bond, to the high-temperature packaging of high-temperature SiC diode. A drop in the reverse breakdown voltage was discovered in the packaging using a direct bond. The root cause for the drop in the breakdown voltage was identified and corrective solutions were evaluated. A few effective methods were suggested for solving the breakdown issue. The forward I-V curve of the planar packaging using direct bond showed excellent results due to the excellent electrical and thermal properties of sintered nanosilver. The packaging using a bump bond as an improved structure was processed and proved to possess desirable forward and reverse I-V behavior. The cross-sections of both planar structures were inspected.
High-temperature packaging materials, including nano-silver paste, high-lead solder ball and paste, adhesive epoxy, and encapsulant, were introduced and evaluated. The processes such as stencil printing, low-temperature sintering, solder reflowing, epoxy curing, sputtering deposition, electroplating, and patterning of direct-bond copper (DBC) were tightly controlled to ensure high-quality packaging with improved performance.
Finally, the planar packaging of the high temperature power device was evaluated and summarized, and the future work was recommended. === Master of Science |
author2 |
Materials Science and Engineering |
author_facet |
Materials Science and Engineering Yue , Naili |
author |
Yue , Naili |
author_sort |
Yue , Naili |
title |
Planar Packaging and Electrical Characterization of High Temperature SiC Power Electronic Devices |
title_short |
Planar Packaging and Electrical Characterization of High Temperature SiC Power Electronic Devices |
title_full |
Planar Packaging and Electrical Characterization of High Temperature SiC Power Electronic Devices |
title_fullStr |
Planar Packaging and Electrical Characterization of High Temperature SiC Power Electronic Devices |
title_full_unstemmed |
Planar Packaging and Electrical Characterization of High Temperature SiC Power Electronic Devices |
title_sort |
planar packaging and electrical characterization of high temperature sic power electronic devices |
publisher |
Virginia Tech |
publishDate |
2014 |
url |
http://hdl.handle.net/10919/36278 http://scholar.lib.vt.edu/theses/available/etd-12182008-231247/ |
work_keys_str_mv |
AT yuenaili planarpackagingandelectricalcharacterizationofhightemperaturesicpowerelectronicdevices |
_version_ |
1719488340819968000 |