Improved bufferless routing via balanced pipeline stages
Network-on-chip (NoC) architectures with emerging interconnect technologies have been developed to meet the demand for high-performance computational systems while maintaining energy efficiency. The introduction of deflection routing and bufferless router architectures offers smaller area and lower...
Main Author: | Qian, Jianshu |
---|---|
Other Authors: | William H. Robinson |
Format: | Others |
Language: | en |
Published: |
VANDERBILT
2013
|
Subjects: | |
Online Access: | http://etd.library.vanderbilt.edu/available/etd-07072013-145648/ |
Similar Items
-
An Approximate Bufferless Network-on-Chip
by: Ling Wang, et al.
Published: (2019-01-01) -
Ephedrine QoS: An Antidote to Slow, Congested, Bufferless NoCs
by: Juan Fang, et al.
Published: (2014-01-01) -
Two Multicasting Schemes for Irregular 3D Mesh-based Bufferless NoCs
by: Yao Chaoyun, et al.
Published: (2015-01-01) -
Load balancing the GRID ad-hoc routing protocol
by: Bloom, Rebecca S. (Rebecca Spangenthal), 1981-
Published: (2005) -
DualBLESS: Bufferless Router with Dual Ejection Ports for 2D and 3D NoC
by: Yao Chaoyun, et al.
Published: (2015-01-01)