Designs and methodologies for post-silicon timing characterization
Timing analysis is a key sign-off step in the design of today's chips, but technology scaling introduces many sources of variability and uncertainty that are difficult to model and predict. The result of these uncertainties is a degradation in our ability to predict the performance of fabricate...
Main Author: | Jang, Eun Jung |
---|---|
Format: | Others |
Language: | en_US |
Published: |
2013
|
Subjects: | |
Online Access: | http://hdl.handle.net/2152/21718 |
Similar Items
-
Combination of trace and scan signals for debuggability enhancement in post-silicon validation
by: Han, Kihyuk
Published: (2013) -
Silicon and germanium nanocrystals: properties and characterization
by: Ivana Capan, et al.
Published: (2014-10-01) -
Variance Validation for Post-Silicon Debugging in Network on Chip
by: Liu, Jiayong
Published: (2013) -
Security Architecture and Dynamic Signal Selection for Post-Silicon Validation
by: Raja, Subashree
Published: (2021) -
Post-silicon Validation of Radiation Hardened Microprocessor and SRAM arrays
Published: (2017)