Optimisation of a Pipeline ADC by using a low power, high resolution Flash ADC as backend.
Flash ADCs with resolutions from 3 to 5 bits have been implemented on a transistor level. These ADCs are to be incorporated as the backend of a higher resolution Pipeline ADC. The motivation for this work has been to see how much the resolution of this backend can be increased before the power consu...
Main Author: | Høye, Dag Sverre |
---|---|
Format: | Others |
Language: | English |
Published: |
Norges teknisk-naturvitenskapelige universitet, Institutt for elektronikk og telekommunikasjon
2008
|
Subjects: | |
Online Access: | http://urn.kb.se/resolve?urn=urn:nbn:no:ntnu:diva-8924 |
Similar Items
-
Low Power Continuous-Time Delta-Sigma ADC : The robustness of finite amplifier GBW compensation
by: Nistad, Jon Helge
Published: (2006) -
Framework for self reconfigurable system on a Xilinx FPGA.
by: Hamre, Sverre
Published: (2009) -
Low Power Capacitive Touch Sensing
by: Elden, Edgar Leopold
Published: (2009) -
A programmable DSP for low-power, low-complexity baseband processing
by: Næss, Hallvard
Published: (2006) -
Delay-Fault BIST in Low-Power CMOS Devices
by: Leistad, Tor Erik
Published: (2008)