Optimisation of a Pipeline ADC by using a low power, high resolution Flash ADC as backend.

Flash ADCs with resolutions from 3 to 5 bits have been implemented on a transistor level. These ADCs are to be incorporated as the backend of a higher resolution Pipeline ADC. The motivation for this work has been to see how much the resolution of this backend can be increased before the power consu...

Full description

Bibliographic Details
Main Author: Høye, Dag Sverre
Format: Others
Language:English
Published: Norges teknisk-naturvitenskapelige universitet, Institutt for elektronikk og telekommunikasjon 2008
Subjects:
Online Access:http://urn.kb.se/resolve?urn=urn:nbn:no:ntnu:diva-8924
id ndltd-UPSALLA1-oai-DiVA.org-ntnu-8924
record_format oai_dc
spelling ndltd-UPSALLA1-oai-DiVA.org-ntnu-89242013-01-08T13:26:27ZOptimisation of a Pipeline ADC by using a low power, high resolution Flash ADC as backend.engHøye, Dag SverreNorges teknisk-naturvitenskapelige universitet, Institutt for elektronikk og telekommunikasjonInstitutt for elektronikk og telekommunikasjon2008ntnudaimSIE6 elektronikkKrets- og systemkonstruksjonFlash ADCs with resolutions from 3 to 5 bits have been implemented on a transistor level. These ADCs are to be incorporated as the backend of a higher resolution Pipeline ADC. The motivation for this work has been to see how much the resolution of this backend can be increased before the power consumption becomes to high. This is beneficial in Pipeline ADCs because the number of Pipeline stages is reduced so that the throughput delay of the Pipeline ADC is also reduced. All the Flash ADCs are implemented with the same Capacitive Interpolation-technique. This technique was found to have several benificial properties as opposed to other power saving techniques applied to Flash ADCs in a project assignment done prior to this thesis. The results of the simulations show that the resolution of the backend can be increased to 5 bits both in terms of power and other static and dynamic performance parameters. Student thesisinfo:eu-repo/semantics/bachelorThesistexthttp://urn.kb.se/resolve?urn=urn:nbn:no:ntnu:diva-8924Local ntnudaim:4166application/pdfinfo:eu-repo/semantics/openAccess
collection NDLTD
language English
format Others
sources NDLTD
topic ntnudaim
SIE6 elektronikk
Krets- og systemkonstruksjon
spellingShingle ntnudaim
SIE6 elektronikk
Krets- og systemkonstruksjon
Høye, Dag Sverre
Optimisation of a Pipeline ADC by using a low power, high resolution Flash ADC as backend.
description Flash ADCs with resolutions from 3 to 5 bits have been implemented on a transistor level. These ADCs are to be incorporated as the backend of a higher resolution Pipeline ADC. The motivation for this work has been to see how much the resolution of this backend can be increased before the power consumption becomes to high. This is beneficial in Pipeline ADCs because the number of Pipeline stages is reduced so that the throughput delay of the Pipeline ADC is also reduced. All the Flash ADCs are implemented with the same Capacitive Interpolation-technique. This technique was found to have several benificial properties as opposed to other power saving techniques applied to Flash ADCs in a project assignment done prior to this thesis. The results of the simulations show that the resolution of the backend can be increased to 5 bits both in terms of power and other static and dynamic performance parameters.
author Høye, Dag Sverre
author_facet Høye, Dag Sverre
author_sort Høye, Dag Sverre
title Optimisation of a Pipeline ADC by using a low power, high resolution Flash ADC as backend.
title_short Optimisation of a Pipeline ADC by using a low power, high resolution Flash ADC as backend.
title_full Optimisation of a Pipeline ADC by using a low power, high resolution Flash ADC as backend.
title_fullStr Optimisation of a Pipeline ADC by using a low power, high resolution Flash ADC as backend.
title_full_unstemmed Optimisation of a Pipeline ADC by using a low power, high resolution Flash ADC as backend.
title_sort optimisation of a pipeline adc by using a low power, high resolution flash adc as backend.
publisher Norges teknisk-naturvitenskapelige universitet, Institutt for elektronikk og telekommunikasjon
publishDate 2008
url http://urn.kb.se/resolve?urn=urn:nbn:no:ntnu:diva-8924
work_keys_str_mv AT høyedagsverre optimisationofapipelineadcbyusingalowpowerhighresolutionflashadcasbackend
_version_ 1716520088414191616