Wafer-level 3-D CMOS Integration of Very-large-scale Silicon Micromirror Arrays and Room-temperature Wafer-level Packaging
This thesis describes the development of wafer-level fabrication and packaging methods for micro-electromechanical (MEMS) devices, based on wafer-bonding. The first part of the thesis is addressing the development of a wafer-level technology that allows the use of high performance materials, such as...
Main Author: | Lapisa, Martin |
---|---|
Format: | Doctoral Thesis |
Language: | English |
Published: |
KTH, Mikro- och nanosystemteknik
2013
|
Online Access: | http://urn.kb.se/resolve?urn=urn:nbn:se:kth:diva-125913 http://nbn-resolving.de/urn:isbn:978-91-7501-843-0 |
Similar Items
-
Wafer Level Chip Scale Packaging Using Wafer Bonder
by: Upadhyaya, Kailash
Published: (2005) -
Vacuum packaging at the wafer level for monolithic integration of MEMS and CMOS
by: Lemoine, Dominique
Published: (2009) -
Reliability analysis of wafer-level chip-scale packaging technologies for CMOS image sensor
by: 陳自豪
Published: (2008) -
Compliant Wafer Level Package (CWLP)
by: Patel, Chirag Suryakant
Published: (2007) -
Reliability Analysis of Wafer Level Packages
by: Ching-Shun Huang, et al.
Published: (2003)