A Robust Standard Cell Layout Synthesis and Verification Framework for Advanced Technology Nodes
博士 === 國立交通大學 === 資訊科學與工程研究所 === 106 === Standard cells are basic and extensively used components in digital IC designs. They are optimized manually to realize high design quality. Several standard cell libraries have been developed based on different objectives such as delay or power consumption fo...
Main Authors: | Su, Hong-Yan, 蘇宏彥 |
---|---|
Other Authors: | Li, Yih-Lang |
Format: | Others |
Language: | en_US |
Published: |
2018
|
Online Access: | http://ndltd.ncl.edu.tw/handle/7df3x6 |
Similar Items
-
Standard Cell Layout Optimization Considering Complex Design Rules for Advanced Technology Nodes
by: Chen, Ching-Ho, et al.
Published: (2017) -
Standard Cell Layout Generator for Advanced Nanometer Technology Considering Transistor Folding
by: Lin, Chih-Chien, et al.
Published: (2014) -
A Novel Fast and Accurate Process Hotspot Detection Method with Prüfer-Code Layout Encoding
by: Su, Hong-Yan, et al.
Published: (2013) -
Routing Advanced Technology Node Standard Cell with Improved Routability
by: Wang, Po-Sheng, et al.
Published: (2015) -
On Optimizing Post-Routing for FinFET Structure Standard Cell Layouts
by: Su, Yang-Hong, et al.
Published: (2018)