Layout Optimization of 2+1-order Switched-Current Delta-Sigma ADC with Digital Cancellation Circuit
碩士 === 國立臺北科技大學 === 電機工程研究所 === 105 === This paper presents a circuit layout approach to improve the performance of the two-order and multi-stage cascade triangulation analog-to-digital converters, and to reduce the wafer area. The focus is on improving the layout of analog circuits. Especially , th...
Main Authors: | Chi-Kuang Wang, 王啟光 |
---|---|
Other Authors: | 宋國明 |
Format: | Others |
Language: | zh-TW |
Published: |
2017
|
Online Access: | http://ndltd.ncl.edu.tw/handle/8y358t |
Similar Items
-
A 2+1-order Switched-Current Delta-Sigma ADC with Digital Cancellation Circuit
by: Yong-Ji Lan, et al. -
Fourth-order Switch-Current MASH Delta Sigma Modulator with Digital Cancellation Circuit
by: Nien-Tsu Lee, et al.
Published: (2013) -
2+1-order Switch-Current MASH Delta Sigma modulator with Digital Cancellation Circuit
by: Lei-Wen Weng, et al.
Published: (2018) -
On the Design of a Switched-Current Delta-Sigma ADC
by: Kuo-Hsuan Chang, et al.
Published: (2005) -
4<sup>th</sup>-Order Switched-Current Multistage-Noise-Shaping Delta-Sigma Modulator With a Simplified Digital Noise-Cancellation Circuit
by: Guo-Ming Sung, et al.
Published: (2020-01-01)