Total Capacitance Minimization Clock Synthesis with Blockage-Avoiding Hybrid-Structure Network
碩士 === 國立臺灣科技大學 === 電機工程系 === 105 === Circuit delay has become a crucial concern in high performance VLSI system, and is increasingly affected by process variation at nano-node technologies. Additionally, power dissipation of clock tree should be minimized in order to meet the system power requireme...
Main Authors: | Chun-Wei Ho, 何俊瑋 |
---|---|
Other Authors: | Shao-Yun Fang |
Format: | Others |
Language: | en_US |
Published: |
2017
|
Online Access: | http://ndltd.ncl.edu.tw/handle/uzw34k |
Similar Items
-
Blockage-Avoiding Buffered Clock-Tree Synthesis with Clock Latency-Range Minimization
by: Chung-Chun Cheng, et al.
Published: (2010) -
Efficient Blockage-Avoiding Clock-Tree Synthesis Algorithmbased on a Spanning Graph Constructed from segments
by: Shih-WeiJiang, et al.
Published: (2011) -
Structural-Optimization-Based Clock Network Synthesis
by: Xin-Wei Shih, et al.
Published: (2012) -
A Routability-driven Macro Placement Methodology to Avoid Blockages
by: Zong-WeiSyu, et al.
Published: (2015) -
Switched Capacitance-Driven Clock Network Construction
by: Ding-Hsiung Wang, et al.
Published: (2006)