The Design of High Speed Duty Cycle Corrector Circuitry
碩士 === 逢甲大學 === 電子工程學系 === 105 === This paper presents a high speed duty cycle corrector circuit. The propose circuit is designed in 0.18- m CMOS process and the simulation result to prove the extant of improvement. The duty cycle of the input clock can accept between 10% to 90%, corrector the duty...
Main Author: | 陳律昂 |
---|---|
Other Authors: | HSU,HENG-SHOU |
Format: | Others |
Language: | zh-TW |
Published: |
2017
|
Online Access: | http://ndltd.ncl.edu.tw/handle/8awdfc |
Similar Items
-
Design of High-Speed All-Digital Duty Cycle Corrector
by: CHEN, TSUNG-TZE, et al.
Published: (2019) -
Duty Cycle Corrector Circuit Design
by: Chen Han-Lin, et al.
Published: (2014) -
High-Bandwidth Wide-Range Duty Cycle Corrector
by: Chia-Ming Liang, et al.
Published: (2007) -
VLSI Design And Implementation Of An All Digital Duty Cycle Corrector
by: Chang, Wenlung, et al.
Published: (2011) -
Highly Accurate Duty Cycle Corrector Based on Vernier Principle
by: Juan-Shan Lai, et al.
Published: (2008)