Spur Reduction of 1.5GHz Frequency Synthesizer by using Delay-locked Loop techniques
碩士 === 大同大學 === 電機工程學系(所) === 104 === In suppressing reference spurs, both the current mismatch improvement of charge pump and the periodicity of reference signals disarragement are usually used to reduce reference spurs. Therefore, The delay locked loop(DLL) techniques is adopted in this thesis.The...
Main Authors: | Chia-hui Lin, 林家慧 |
---|---|
Other Authors: | Ming‐Lang Lin |
Format: | Others |
Language: | zh-TW |
Published: |
2016
|
Online Access: | http://ndltd.ncl.edu.tw/handle/23703987675070232038 |
Similar Items
-
A 2.4 GHz Phase Locked Loop with Spur Reduction Using Frequency Expansion Technique
by: Kei–Hua Lu, et al.
Published: (2016) -
Spur-Suppression Multiplying Delay-Locked Loop
by: Chia Hsun Lee, et al.
Published: (2015) -
Reference Spur Reduction Techniques for a Phase-Locked Loop
by: Han-Gon Ko, et al.
Published: (2019-01-01) -
Spurs Suppression Using Multi-Phase Rearrangement for 1.5GHz Frequency Synthesizer
by: Kun-Lung Tsai, et al.
Published: (2014) -
A Spur Suppression Technique for Phase-Locked Frequency Synthesizers
by: Wei-Liang Lee, et al.
Published: (2006)