On-Chip All-Digital Low-Power High Resolution Jitter Measurement Circuit with High Variation-Tolerant Working on 1GHz to 3GHz
碩士 === 國立中正大學 === 電機工程研究所 === 104 === System on chip has been a major development of the VLSI circuit. When many different circuits into a chip, the timing between circuits and circuits must be controlled accurately. PLL circuit is used to generate the source clock in the SoC system. If the clock ji...
Main Authors: | LIN WEI-LING, 林瑋玲 |
---|---|
Other Authors: | WANG JINN-SHYAN |
Format: | Others |
Language: | zh-TW |
Published: |
2016
|
Online Access: | http://ndltd.ncl.edu.tw/handle/61973217222778364682 |
Similar Items
-
On-Chip High Resolution Jitter Measurement Circuit for 6 GHz Clock Generator
by: Yu-liang li, et al. -
High Delay Resolution and High Supply Voltage Variation Tolerance All-Digital On-Chip Delay Measurement Circuit Design
by: Hsiu-Fan, Lai, et al.
Published: (2014) -
Built-In Jitter Measurement Circuit for 2.5GHz Phase-Locked Loop
by: Pei-yi Jian, et al.
Published: (2007) -
GHz PLL with Built-In Jitter Test Design
by: Shu-Yu Jiang, et al.
Published: (2003) -
A Tunable All-Digital Phase-Lock Loop with High Resolution and GHz Output Frequency
by: Chien-Wei Yeh, et al.
Published: (2010)