The Study of Time-to-Digital Converters with Fault Correction
碩士 === 大同大學 === 電機工程學系(所) === 103 === In this thesis, a time-to-digital converter (TDC) with fault correction is presented. The architecture of the proposed TDC adopts a successive approximation (SAR) algorithm with redundancy for automatic correction. Despite fault digital codes maybe appear in cir...
Main Authors: | Yu-sheng Su, 蘇育生 |
---|---|
Other Authors: | Ming-lang Lin |
Format: | Others |
Language: | zh-TW |
Published: |
2015
|
Online Access: | http://ndltd.ncl.edu.tw/handle/57325722093431737586 |
Similar Items
-
Development of Digital Signal Processor Based Parallel-Type Single-Phase Uninterruptible Power Supply Systems
by: Su, Yu-sheng, et al.
Published: (2004) -
Cycle Time to Digital Converter
by: Sheng-Da Wu, et al.
Published: (2006) -
Study on Digital to Analog Converter Design and Testing
by: Yu-Min Su, et al.
Published: (2004) -
TIME TO DIGITAL CONVERTER
by: ANA LUCIA CAPECHI DE PINHO
Published: (1997) -
Characterization and Correction of Analog-to-Digital Converters
by: Lundin, Henrik
Published: (2005)