A 12-bit 5MS/s Fully Differential SAR ADC Chip Design with Hybrid Resistor-Capacitor Array DAC Technique
碩士 === 國立臺灣科技大學 === 電子工程系 === 103 === This thesis presents a 1.8-V 12-bit 5MS/s successive approximation register (SAR) analog-to-digital converter (ADC) implemented in the TSMC 1P6M 1.8V 0.18-um CMOS process. By applying a hybrid resistor-capacitor DAC that reduces DAC switching energy and the area...
Main Authors: | Pei-Hung Chang, 張琲翃 |
---|---|
Other Authors: | Jhin-Fang Huang |
Format: | Others |
Language: | en_US |
Published: |
2015
|
Online Access: | http://ndltd.ncl.edu.tw/handle/29719351441611433909 |
Similar Items
-
The 10-bit 20-MS/s Fully Differential SAR ADC Chip Design Using Positive Input Signal Tracking DAC Switching Method
by: Cheng-Ku Hsieh, et al.
Published: (2014) -
A 12-bit 100-MS/s Sub-Ranged SAR ADC with a Binary-Window DAC Switching
by: Ya-Mien - Hsu, et al.
Published: (2016) -
A Resistor-Based Temperature Sensing Chip with a 10-bit SAR ADC
by: Kai-MinChang, et al.
Published: (2018) -
Design and Implementation of 12-bit SAR ADCs with Binary-Window DAC Switching Technique
by: Hung-Po Ni, et al.
Published: (2017) -
A Low Power 12-bit SAR ADC with Split Capacitor Array for Biomedical Applications
by: Shao-Hung Huang, et al.
Published: (2012)