Optimization Techniques for PCB Escape Routing and Double Patterning-Aware Chip Routing
博士 === 國立清華大學 === 資訊工程學系 === 103 === As the technology node scales down to nanometer range, packages and chips both face many challenges in physical design and manufacturing process. With the increasing complexity of circuit design in recent years, package pin assignment and printed circuit board (P...
Main Authors: | Lei, Seong I, 李尚貽 |
---|---|
Other Authors: | Mak, Wai Kei |
Format: | Others |
Language: | en_US |
Published: |
2015
|
Online Access: | http://ndltd.ncl.edu.tw/handle/04235751450578301148 |
Similar Items
-
Native-Conflict-Aware Track Routing for Double Patterning Technology
by: Bi-Ting Lai, et al.
Published: (2011) -
Aging-Aware Routing Algorithms for Network-on-Chips
by: Bhardwaj, Kshitij
Published: (2012) -
High-speed PCB Routing Strategy
by: Yung-Chang Chen, et al.
Published: (2008) -
Flexible Escape Routing in a Generalized Hexagonal Array for Flip-Chip Designs
by: Chia-Her Kuo, et al.
Published: (2007) -
A security-aware routing approach for networks-on-chip
by: Fernandes, Ramon Costi
Published: (2017)