MMU Cache System and Thread Block Scheduling Enhancement for Virtual Memory Support on GPGPU
碩士 === 國立交通大學 === 資訊科學與工程研究所 === 103 === As “Dark silicon” phenomenon becomes obvious in advanced process, the performance of IC will soon be bounded by the power budget. Investigation on the design of customized hardware accelerator gradually takes the place of mainstream research on CPU. Graph...
Main Authors: | Wang, Yen-Kai, 王彥凱 |
---|---|
Other Authors: | Chen, Tien-Fu |
Format: | Others |
Language: | en_US |
Published: |
2014
|
Online Access: | http://ndltd.ncl.edu.tw/handle/88587440284789983325 |
Similar Items
-
Performance Analysis of Thread Block Schedulers in GPGPU and Its Implications
by: KyungWoon Cho, et al.
Published: (2020-12-01) -
An On-Line Testing Technique for the Scheduler Memory of a GPGPU
by: Stefano Di Carlo, et al.
Published: (2020-01-01) -
Orchestrating thread scheduling and cache management to improve memory system throughput in throughput processors
by: Li, Dong, active 21st century
Published: (2014) -
Real-Time Thread Level Load Sharing on Non-MMU Multi-Core Platforms
by: Yu-Sheng Liao, et al.
Published: (2010) -
GPGPU Task Scheduling Technique for Reducing the Performance Deviation of Multiple GPGPU Tasks in RPC-Based GPU Virtualization Environments
by: Jihun Kang, et al.
Published: (2021-03-01)