Design of 5 Gb/s Pseudo-Random Bit Sequence Generator and Checker Circuits Using MOS Current Mode Logic
碩士 === 國立高雄應用科技大學 === 電子工程系碩士班 === 103 === In this thesis, two pseudo-random bit sequence (PRBS) generators with selectable sequence length and a PRBS checker were designed in TSMC 0.18μm complementary metal-oxide-semiconductor (CMOS) process. Using a 2×1 selector to choose the feedback path, the PR...
Main Authors: | Fu-Yun Jiang, 江福運 |
---|---|
Other Authors: | Jau-Ji Jou |
Format: | Others |
Language: | zh-TW |
Published: |
2015
|
Online Access: | http://ndltd.ncl.edu.tw/handle/65978203555915368019 |
Similar Items
-
Design and Fabrication of High-Speed Pseudo-Random Bit Sequence Generator and Checker
by: LI,WEI-CHEN, et al.
Published: (2016) -
MOS Current Mode Logic Near Threshold Circuits
by: Alexander Shapiro, et al.
Published: (2014-06-01) -
Design of Pseudo-Random Bit Sequence Generator Circuits with Built-in Clock
by: 陳泓志
Published: (2017) -
Current-Mode Berger Code Checker
by: Chih-Yang Chang, et al.
Published: (2009) -
Hardware-based temporal logic checkers for the debugging of digital integrated circuits
by: Chenard, Jean-Samuel
Published: (2012)