Parasitic-aware Common-centroid Binary-weighted Capacitor Layout Generation with Integrated Sizing, Placement, Routing and Shielding Techniques
碩士 === 國立中正大學 === 電機工程研究所 === 103 === Capacitor sizing is a crucial step when designing a charge-scaling digital-to-analog converter. Larger capacitor size can achieve better circuit accuracy and performance due to less impact from random, systematic, and parasitic mismatch. However, it also results...
Main Authors: | Chun-Yu Lin, 林俊佑 |
---|---|
Other Authors: | Mark Po-Hung Lin |
Format: | Others |
Language: | en_US |
Published: |
2015
|
Online Access: | http://ndltd.ncl.edu.tw/handle/pqnzpc |
Similar Items
-
Simultaneous Capacitor Sizing and Parasitic-aware Common-centroid Routing Optimization for Binary-weighted Capacitors in Charge-scaling DACs
by: Wei-Hao Hsiao, et al.
Published: (2013) -
Routing Channel Width Aware Common-Centroid Placement for Arbitrary-Ratio Capacitor Arrays with Dummy Capacitors
by: Yen-ChihChiu, et al.
Published: (2011) -
Variation-Aware Placement of Common-Centroid Unit Capacitor Array for Switched-Capacitor Analog Circuits
by: Chien-Chih Huang, et al.
Published: (2016) -
Spatial Correlation Analysis of Common-Centroid Layout Placement for an OpAmp
by: Hao-Chou Tsai, et al.
Published: (2008) -
The Study on Generating Common-Centroid Capacitors Placement with Parallel Genetic Algorithm
by: Chih-Hwa Chen, et al.
Published: (2014)