A Wide-Range and Harmonic-Free 10-bit SAR All-Digital Delay-Locked Loop
碩士 === 國立中山大學 === 資訊工程學系研究所 === 102 === This delay locked loop uses TSMC 90nm process. It uses the shift-counting type successive approximation register to control the digital delay line, which can solve the problem of harmonic lock. The part of delay line uses a complementary way to improve the ran...
Main Authors: | Sz-Hsien Li, 李思賢 |
---|---|
Other Authors: | Ko-Chi Kuo |
Format: | Others |
Language: | en_US |
Published: |
2014
|
Online Access: | http://ndltd.ncl.edu.tw/handle/y39qh6 |
Similar Items
-
Design of Fast-Locked Delay-Locked Loops With Wide-Range Detection
by: Ben-Young Wang, et al.
Published: (2014) -
Design of Delay-Locked Loop with Fast-Lock and Wide-Range Operation
by: Yu-Lung Lo, et al.
Published: (2003) -
A Wide-Range and Fast-Locking All-Digital Delay-Locked Loop Using a Phase-Tracing Delay Unit
by: Liang-Hsin Chen, et al.
Published: (2011) -
A Wide-Range All-Digital Delay-Locked Loop in 65nm CMOS technology
by: Chia-Lin Chang, et al.
Published: (2010) -
Design and Implementation of CMOS Wide-Range Delay-Locked Loop
by: Chao-Chyun Chen, et al.
Published: (2008)