Using High-K Dielectric/Metal Gate with theChemical Oxide Integration Scheme to AchieveHigh Performance 20-nm n/pMOS Devices
博士 === 國立成功大學 === 微電子工程研究所 === 102 === In order to achieve the purpose of high performance metal-oxide-semiconductor (MOS) devices of 20-nm technology node, the dielectric material and gate length of MOS devices are must continuously thinning and scaling down. However, the gate leakage current den...
Main Authors: | Ying-TsungChen, 陳映璁 |
---|---|
Other Authors: | Shoou-Jinn Chang |
Format: | Others |
Language: | en_US |
Published: |
2014
|
Online Access: | http://ndltd.ncl.edu.tw/handle/58844834237986740731 |
Similar Items
-
Integration of Metal Gate and High-k Gate Dielectric for Advanced MOS Devices
by: Hsin-Chun Chang, et al.
Published: (2006) -
Characteristics of MOS-C Devices with High-k gate Dielectrics
by: Ivan Hsiao, et al.
Published: (2002) -
Characteristics of MOS-CAP Devices with High-k Gate Dielectrics
by: I-Shiun Chen, et al.
Published: (2003) -
High Gate Leakage Current Characterization and Analysis of Ultra-thin Gate Oxide Nano PMOS Device
by: Chih-Hsin Cheng, et al.
Published: (2004) -
High Gate Leakage Current Characterization and Analysis of Ultra-thin Gate Oxide Nano PMOS Device
by: Cheng Chih-Hsin, et al.
Published: (2005)