Pico-Second Level Vernier Delay Line for Register Metastability Measurements Technique and Chip Design
碩士 === 國立雲林科技大學 === 電子與光電工程研究所碩士班 === 100 === In current system on a chip (SoC), the asynchrony between digital signals and transmitting process of the system circuit often causes insufficient signal setup time or hold time, which in term leads to metastable state and finally causes logic error. In...
Main Authors: | Shao-hsuan Wang, 王少軒 |
---|---|
Other Authors: | Po-Hui Yang |
Format: | Others |
Language: | zh-TW |
Published: |
2012
|
Online Access: | http://ndltd.ncl.edu.tw/handle/26407190975022909650 |
Similar Items
-
A High Resolution Variable Vernier Delay Line Circuit for On-chip Measurement of Metastability
by: HUANG, CHING-TING, et al.
Published: (2017) -
A Pico-second Resolution Precise Delay Generator Circuit Using Three Dimension Differential Timing Vernier Mechanism
by: Chia-Wei Chen, et al.
Published: (2004) -
A Time-to-Digital Converter Using Vernier Ring Delay Line Technique
by: Liu, Wei-Shao, et al.
Published: (2014) -
A Fast Single Slope ADC with Vernier Delay Line Technique
by: Lin, Wei-fong, et al.
Published: (2009) -
A Two Level Vernier Delay Line Time-to-Digital Converter
by: Gu-Huan Li, et al.
Published: (2004)