Improving Simulation-Based and Formal Verification Techniques by Automatic High-Level Design Intent and Invariant Extractions
博士 === 國立臺灣大學 === 電機工程學研究所 === 100 === In the dissertation, we build an open source RTL framework, QuteRTL, which can serves as a front-end for the researches in RTL synthesis and verification. Users can use our framework to read in RTL Verilog designs, obtain CDFGs, extract high-level design inform...
Main Authors: | Hu-Hsi Yeh, 葉護熺 |
---|---|
Other Authors: | Chung-Yang (Ric) Huang |
Format: | Others |
Language: | en_US |
Published: |
2012
|
Online Access: | http://ndltd.ncl.edu.tw/handle/20419467411383504170 |
Similar Items
-
Automatic Extraction of Program Models for Formal Software Verification
by: de Carvalho Gomes, Pedro
Published: (2015) -
Simulator Semantics for System Level Formal Verification
by: Toni Mancini, et al.
Published: (2015-09-01) -
Automatic formal verification for scheduled VLIW code
by: Feng, Xiushan
Published: (2009) -
Automatic formal verification for scheduled VLIW code
by: Feng, Xiushan
Published: (2009) -
Simulation-Based Invariant Verification Technique for the OTS/CafeOBJ Method
by: Duong Dinh Tran, et al.
Published: (2021-01-01)