A Parallel Simulation Technique for Test Clock Domain optimization to Reduce Peak IR Drop During Scan
碩士 === 國立臺灣大學 === 電子工程學研究所 === 100 === Test clock domain optimization has been shown to be an effective technique to reduce the power supply IR drop during scan chain shifting. However, finding the flip-flop of peak IR drop remains a difficult job because we need to solve millions of linear equatio...
Main Authors: | Yu-Chiuan Huang, 黃鈺筌 |
---|---|
Other Authors: | Chien-Mo Li |
Format: | Others |
Language: | en_US |
Published: |
2011
|
Online Access: | http://ndltd.ncl.edu.tw/handle/75226996277198117129 |
Similar Items
Similar Items
-
Test Clock Domain Optimization for Peak Power Supply Noise Reduction in Scan Shift Cycles
by: Jen-Yang Wen, et al.
Published: (2010) -
Scan Test Pattern Generation Considering Test Power, Compressibility, and IR-Drop Effects
by: Meng-Fan Wu, et al.
Published: (2010) -
Fixed-outline Floorplanning for Peak Temperature and IR-drop Controls in 3D ICs
by: Yu-Ming Yeh, et al.
Published: (2014) -
Vlasov simulations of parallel potential drops
by: H. Gunell, et al.
Published: (2013-07-01) -
MIR-Fill Based IR-Drop Profile Matching to Improve At-Speed Scan Test Quality
by: Po-Fan Hou, et al.
Published: (2016)