Architectural Design and Analysis for Optical Network on Chip

碩士 === 國立清華大學 === 光電工程研究所 === 100 === As the transistors enters the scales of the nanometer regime, metallic interconnect will be highly inefficient in several issues, such as poor scalability, limited bandwidth, RC delay, and so on. On-chip interconnect implemented in the optical domain has been co...

Full description

Bibliographic Details
Main Authors: Yang, Tsung Ying, 楊宗穎
Other Authors: Hung, Yu-Chueh
Format: Others
Language:zh-TW
Published: 2011
Online Access:http://ndltd.ncl.edu.tw/handle/91591509658191884692
id ndltd-TW-100NTHU5124011
record_format oai_dc
spelling ndltd-TW-100NTHU51240112015-10-13T20:51:34Z http://ndltd.ncl.edu.tw/handle/91591509658191884692 Architectural Design and Analysis for Optical Network on Chip 光晶片網路之結構設計與分析 Yang, Tsung Ying 楊宗穎 碩士 國立清華大學 光電工程研究所 100 As the transistors enters the scales of the nanometer regime, metallic interconnect will be highly inefficient in several issues, such as poor scalability, limited bandwidth, RC delay, and so on. On-chip interconnect implemented in the optical domain has been considered as a promising candidate toward next generation chip multiprocessor (CMP) with advanced performance. In this study, we mainly focused on designing the communication system in short distance regime. First, we designed 3x3 and 4x4 non-blocking optical switches with high scalability, low propagation loss, and low power consumption. We analyzed the structure, signal quality, and compared with recent literatures. On basis of two frameworks, we applied them to different topologies such as ring and mesh for optical network on chip (ONoC) to achieve chip multiprocessor. Finally, we hope that the design strategies for optical switches and corresponded ONoC will provide a guideline for system level designer for choosing optimized topology in ONoC depending on implementation infrastructure. Hung, Yu-Chueh 洪毓玨 2011 學位論文 ; thesis 93 zh-TW
collection NDLTD
language zh-TW
format Others
sources NDLTD
description 碩士 === 國立清華大學 === 光電工程研究所 === 100 === As the transistors enters the scales of the nanometer regime, metallic interconnect will be highly inefficient in several issues, such as poor scalability, limited bandwidth, RC delay, and so on. On-chip interconnect implemented in the optical domain has been considered as a promising candidate toward next generation chip multiprocessor (CMP) with advanced performance. In this study, we mainly focused on designing the communication system in short distance regime. First, we designed 3x3 and 4x4 non-blocking optical switches with high scalability, low propagation loss, and low power consumption. We analyzed the structure, signal quality, and compared with recent literatures. On basis of two frameworks, we applied them to different topologies such as ring and mesh for optical network on chip (ONoC) to achieve chip multiprocessor. Finally, we hope that the design strategies for optical switches and corresponded ONoC will provide a guideline for system level designer for choosing optimized topology in ONoC depending on implementation infrastructure.
author2 Hung, Yu-Chueh
author_facet Hung, Yu-Chueh
Yang, Tsung Ying
楊宗穎
author Yang, Tsung Ying
楊宗穎
spellingShingle Yang, Tsung Ying
楊宗穎
Architectural Design and Analysis for Optical Network on Chip
author_sort Yang, Tsung Ying
title Architectural Design and Analysis for Optical Network on Chip
title_short Architectural Design and Analysis for Optical Network on Chip
title_full Architectural Design and Analysis for Optical Network on Chip
title_fullStr Architectural Design and Analysis for Optical Network on Chip
title_full_unstemmed Architectural Design and Analysis for Optical Network on Chip
title_sort architectural design and analysis for optical network on chip
publishDate 2011
url http://ndltd.ncl.edu.tw/handle/91591509658191884692
work_keys_str_mv AT yangtsungying architecturaldesignandanalysisforopticalnetworkonchip
AT yángzōngyǐng architecturaldesignandanalysisforopticalnetworkonchip
AT yangtsungying guāngjīngpiànwǎnglùzhījiégòushèjìyǔfēnxī
AT yángzōngyǐng guāngjīngpiànwǎnglùzhījiégòushèjìyǔfēnxī
_version_ 1718052028926656512