A low power digitally controlled oscillator based on interlaced hysteresis delay cells
碩士 === 國立交通大學 === 電機學院電子與光電學程 === 100 === As technology advances, portable devices become more and more popular. In portable devices, the power consumption becomes an important design issue. An all digital phase lock loop (ADPLL) has been widely used in frequency synthesizer and communication system...
Main Author: | 游佳融 |
---|---|
Other Authors: | 李鎮宜 |
Format: | Others |
Language: | en_US |
Published: |
2011
|
Online Access: | http://ndltd.ncl.edu.tw/handle/90348117689202908515 |
Similar Items
-
Low-Power And Delay Monotonicity Digitally Controlled Oscillator For All-Digital Phase-Locked Loop Applications
by: Jhih-Ci Lan, et al.
Published: (2012) -
Interlaced Distortions
by: Alvarez, Susana
Published: (2011) -
Interlaced Frames
by: Mohr, Benjamin Alan
Published: (2014) -
A Study of Interlacing Knots Measurement Technique of Interlaced Yarn
by: WEI-ZHENG LIAO, et al.
Published: (2005) -
A New Block-based De-interlacing Algorithm
by: Jia-Jin Wu, et al.
Published: (2004)