Low Power Pulse-Triggered Flip-Flops Designs with Hybrid Logic Style
碩士 === 國立雲林科技大學 === 電子與資訊工程研究所 === 99 === In recent years, power consumption is important issue on System on Chip and Very Large Scale Integration design. Besides the portable electronic products are indispensable on our life so that low-power IC design technique becomes a major trend. The clock sys...
Main Authors: | Peng-Siang Wang, 王鵬翔 |
---|---|
Other Authors: | Ming-Hua Sheu |
Format: | Others |
Language: | zh-TW |
Published: |
2011
|
Online Access: | http://ndltd.ncl.edu.tw/handle/04631727021339755036 |
Similar Items
-
Design and application of low power pulse-triggered flip-flops
by: Yu-Ru Cho, et al.
Published: (2009) -
COMPARATIVE ANALYSIS OF PULSE TRIGGERED FLIP FLOP DESIGN FOR LOW POWER CONSUMPTION
by: S. Bhuvaneshwari, et al.
Published: (2018-07-01) -
Designs and analyses of low complexity pulse triggered flip-flops
by: Wei-Rong Ciou, et al.
Published: (2008) -
Low-power pulse-triggered flip-flop design based on a signal feed-through scheme
by: Renukaiah, Vishwas
Published: (2015) -
Power Estimation Techniques and Low Power Design of Double Edge Triggered Flip-Flops
by: Ke-Horng Chen, et al.
Published: (1996)