Designing Self-timed Adders Using Low Power/Cost Differential Logic
碩士 === 南台科技大學 === 電子工程系 === 99 === Abstract We know that the global financial crisis of 2008 had gone through its worst period of time, and the semiconductor industry is getting recovered from the past year. How EDA and VLSI design engineers seize the moment of chances in the industry is the most c...
Main Authors: | Pei-Hsuan YU, 余姵萱 |
---|---|
Other Authors: | Jung-Lin YANG |
Format: | Others |
Language: | zh-TW |
Online Access: | http://ndltd.ncl.edu.tw/handle/98859762504894300582 |
Similar Items
-
Self-Timed Logic and the Design of Self-Timed Adders
by: Padmanabhan, Balasubramanian
Published: (2010) -
Low power self-timed carry lookahead adders
by: Balasubramanian, P, et al.
Published: (2013) -
New low power adders in Self Resetting Logic with Gate Diffusion Input Technique
by: R. Uma, et al.
Published: (2017-04-01) -
The low-power design of prefix adder
by: Chang, Che-jen
Published: (2012) -
LOW POWER CIRCUIT FOR BRENT-KUNG ADDER BASED ON ADIABATIC LOGIC
by: Dhasarathan S
Published: (2018-06-01)