A 10-bit Single End Successive Approximation Register ADC With Binary-weighted Capacitor Architecture
碩士 === 國立中興大學 === 電機工程學系所 === 99 === This thesis a single-ended input, Binary-weighted Capacitor Architecture SAR ADC using 0.18μm Mixed-Signal 1P6M process, to 909KHz Smple / s of the sampling frequency. Paper records a total of two wafermeasurement records, performance is best measured at a freque...
Main Authors: | Zhi-Xun Liu, 劉智勛 |
---|---|
Other Authors: | 林維亮 |
Format: | Others |
Language: | zh-TW |
Published: |
2011
|
Online Access: | http://ndltd.ncl.edu.tw/handle/33696364586971597428 |
Similar Items
-
A 10-bit Single End Successive Approximation Register ADC With Binary-weighted Capacitor Architecture
by: Chen-Hao Chang, et al.
Published: (2011) -
The Layout Study of a 10-bit Single End Successive Approximation Register ADC With Binary-weightedCapacitor Architecture
by: Cheng-Yu Chung, et al.
Published: (2012) -
An 8-bit Successive Approximation ADC with Binary Switch Array Capacitor Technique
by: Yu-Wei Huang, et al.
Published: (2010) -
A Self-calibrating 10-bit Single End Successive Approximation Register ADC
by: Shing-Yan Liang, et al.
Published: (2011) -
A 10-bit Successive Approximation ADC
by: Hong-Yi Chung, et al.
Published: (2010)