Improvements of poly depletion effects by TiN barrier modification on the 50nm DRAM
碩士 === 長庚大學 === 電子工程學系 === 99 === In recent days, the primary gate fabrication for 0.25-um CMOS process is the dual-poly gate instead of single-poly one. Single-poly gate devices applied the buried channel for threshold-voltage adjustment. However, the depth of channel is hard to be implemented ne...
Main Authors: | Yi Chun Lin, 林宜君 |
---|---|
Other Authors: | C. S. Lai |
Format: | Others |
Published: |
2011
|
Online Access: | http://ndltd.ncl.edu.tw/handle/18927362889439932993 |
Similar Items
-
TiN Mode Shift Improve for DRAM Metal Film
by: Hann-Chang Chou, et al.
Published: (2001) -
Study of the Effect of TiN Diffusion Barrier on the Electrical Properties of BST Capacitor used for High Density DRAM
by: Chin-Ling Huang, et al.
Published: (2002) -
Modification of TiN coatings by Ion Implantation
by: Narojczyk Jerzy, et al.
Published: (2017-09-01) -
An In-DRAM BIST for 16 Gb DDR4 DRAM in the 2nd 10-nm-Class DRAM Process
by: Jaewon Park, et al.
Published: (2021-01-01) -
Effects of Plasma Surface Modification TiN Implantation on Ti
by: Ter-Ming Chan, et al.
Published: (1993)