A LOW POWER, 1-V, 10-BIT, 10MSAMPLE/S PIPELINED ADC WITH LOADING-FREE AND OPAMP-SHARING TECHNIQUES
碩士 === 大同大學 === 電機工程學系(所) === 98 === In this thesis, a 10-bit 10MHz pipelined analog-to-digital converter (ADC) consisting of 1.5-bit/stage has been designed using TSMC 0.18-μm 1P6M CMOS process models. For realizing the pipelined ADC with 1V, an innovative circuit for multiplying digital-to-analog...
Main Authors: | Pei-Hsin Chiu, 邱佩欣 |
---|---|
Other Authors: | Shu-Chuan Huang |
Format: | Others |
Language: | en_US |
Published: |
2010
|
Online Access: | http://ndltd.ncl.edu.tw/handle/19521935575338319191 |
Similar Items
-
A 1-V, 10BIT, 10MSAMPLE/S SWITCHED-OPAMP PIPELINED ADC USING LOADING-FREE AND OPAMP-SHARING TECHNIQUES
by: Hsin-Yu Chen, et al.
Published: (2008) -
A 1-V, 10BIT, 10MSAMPLE/S SWITCHED-OPAMP PIPELINED ADC USING OPAMP-SHARING TECHNIQUE
by: CHIN-MIN SHIH, et al.
Published: (2010) -
A 1-V 10-BIT 5-MS/S PIPELINED ADC USINGLOADING-FREE AND OPAMP-RESET SWITCHINGTECHNIQUES
by: Sheng-Min Yu, et al.
Published: (2008) -
A 10-bit 50MSample/s Pipelined Analog-to-Digital Converter
by: Shih-Lin Huang, et al.
Published: (2005) -
A 10-bit 200-MS/s Reconfigurable Pipelined A/D Converter with Opamp-Sharing Technique
by: Chia-Chi Ho, et al.
Published: (2011)