A Low Transmission Latency Method of Star Type Architecture Based on 2D Mesh NOC
碩士 === 國立臺灣大學 === 電機工程學研究所 === 98 === The size of semiconductor technology is reducing to 32 nm and is getting smaller. At the same time the intellectual properties (IP) cores is increasing. With the progressing of deep submicron chip technology, we can put billions of transistors on a single chip n...
Main Authors: | Kuan-Ju Chen, 陳冠儒 |
---|---|
Other Authors: | Feipei Lai |
Format: | Others |
Language: | en_US |
Published: |
2009
|
Online Access: | http://ndltd.ncl.edu.tw/handle/48641168568972686158 |
Similar Items
-
Low Transmission Latency Method for 2D-mesh NoC Architecture
by: Yen-Chang Lee, et al.
Published: (2008) -
Resilient Routing Implementation in 2D Mesh NoC
by: Bishnoi, Rimpy, et al.
Published: (2015) -
An Efficient Deadlock-Free Communication Scheme for 3D NoC-Bus Hybrid Mesh Architecture
by: Shin-EnJian, et al.
Published: (2013) -
A Congestion-Relief Method for Wormhole-routed 2D Mesh NoCs
by: Yi-Jhou Shen, et al.
Published: (2012) -
Performance-Driven Communication Architecture Design in Irregular, Overlaid and Hybrid Mesh Wireless NoC
by: Wu, Ruizhe
Published: (2014)