VLSI Interconnect Delay and Slew Metrics Using Probability Distribution
博士 === 臺灣大學 === 電機工程學研究所 === 98 === As integrated circuit process technology is changing into the ultra deep submicron era, the complex interconnection topology and metal resistance shielding effects problems are very serious, resulting in very stiff interconnection structure. As inaccurate delay on...
Main Authors: | Jun-Kuei Zeng, 曾俊貴 |
---|---|
Other Authors: | 陳中平 |
Format: | Others |
Language: | en_US |
Published: |
2010
|
Online Access: | http://ndltd.ncl.edu.tw/handle/14476069157913153510 |
Similar Items
-
AN ACCURATE MODELING OF DELAY AND SLEW METRICS FOR ON-CHIP VLSI RC INTERCONNECTS FOR RAMP INPUTS USING BURR’S DISTRIBUTION FUNCTION
by: Rajib Kar, et al.
Published: (2010-09-01) -
Interconnect Delay Bound Generator for VLSI Physical Design Synthesis
by: Chy-Hui Hong, et al.
Published: (2000) -
Delay Time and Crosstalk Noise Simulation of Interconnections for High Speed VLSI
by: Sheng-Pine Lin, et al.
Published: (2000) -
VLSI Interconnect Capacitance Characterization
by: Wen-Hsiang Chou, et al.
Published: (2004) -
Test and Analysis of VLSI Interconnect systems
by: Wenliang Tseng, et al.
Published: (2006)