Implementation of low power array multiplier based on CMOS and PTL
碩士 === 南台科技大學 === 電子工程系 === 97 === Now days, the main development direction of ICs is to low-power consumption. In this way, the standby time will last longer. In array multipliers, many products are generated by AND gates, the improvement in [1] is to replace AND gates with NAND gates and to repla...
Main Authors: | Kai-Feng Lin, 林楷峯 |
---|---|
Other Authors: | Po-Ming Lee |
Format: | Others |
Language: | zh-TW |
Published: |
2009
|
Online Access: | http://ndltd.ncl.edu.tw/handle/21918717424649532697 |
Similar Items
-
Logic Synthesis Based on Mixed CMOS/PTL Circuits
by: Chien-Ming Lai, et al.
Published: (2006) -
BDD decomposition for mixed CMOS/PTL synthesis
by: Hong-Ming Chu, et al.
Published: (2004) -
Low-power CMOS multiplier complier
by: SHIN-JUNG LIN, et al.
Published: (2003) -
Low Power Alternating Logic Testable CMOS Array Multiplier and Analog Estimator
by: Yeh, Ming-Chieh, et al.
Published: (1997) -
Low Power Alternating Logic Testable CMOS Array Multiplier and Analog Estimator
by: Ye, Ming-Jie, et al.
Published: (1997)