Implementation of a Built-in-Self-Calibration Technique for 1-bit/stage Pipelined ADC in the Wireless IC Testing Platform
碩士 === 國立臺灣大學 === 電子工程學研究所 === 97 === In this thesis, an implemented fully digital calibration scheme verified in the wireless IC Testing Platform ─ HOY for the 1-bit/stage pipelined ADC is presented. The calibration design includes the Linear Histogram Testing, Missing-Decision-Level, Extracting th...
Main Authors: | Kuo-Yu Chou, 周國裕 |
---|---|
Other Authors: | 黃俊郎 |
Format: | Others |
Language: | en_US |
Published: |
2009
|
Online Access: | http://ndltd.ncl.edu.tw/handle/56240421446014846189 |
Similar Items
-
A 12-BIT 50-MS/S BUILT-IN ANALOG SELF-CALIBRATED PIPELINE ADC
by: Yu-Chen Shen, et al.
Published: (2006) -
A Fully Digital External Calibration Technique for 1-bit/stage Pipelined ADC
by: Yuan-Chi Yu, et al.
Published: (2007) -
DIGITAL CALIBRATION AND PREDICTION OF EFFECTIVE NUMBER OF BITS FOR PIPELINE ADC
Published: (2013) -
Implementation of the 10-bit 40-MS/s Pipelined ADC
by: Chou, Yu-Liang, et al.
Published: (2017) -
The Design and Realization of Digital Calibration in 10-bit 10 MSPS Pipelined ADC
by: Shan-Chun Hwang, et al.
Published: (2001)