A Compact Comparator Circuit Design for Min-Sum Algorithm of Low Density Parity Check Decoder
碩士 === 國立雲林科技大學 === 電子與資訊工程研究所 === 96 === This thesis proposed a kind of new simplified comparator circuit applied in the Check-Node unit of the Low-Density Parity-Check Code (LDPC) decoder. This new comparator, consisting of logical judgment circuit, multiplexer and basic logic AND function, replac...
Main Authors: | Chen-Pang Chang, 張鎮邦 |
---|---|
Other Authors: | Po-Hui Yang |
Format: | Others |
Language: | zh-TW |
Published: |
2008
|
Online Access: | http://ndltd.ncl.edu.tw/handle/a7q4t2 |
Similar Items
-
Low Cost Low-density Parity-Check Decoder Using AND Gate Based Min-Sum Algorithm
by: Ching-Da Chan, et al.
Published: (2008) -
Low-Density Parity Check Codes of Normalized Offset Min-Sum Algorithm
by: Yu-Zen,Chen, et al.
Published: (2014) -
Modified Adaptive Offset Min-Sum Algorithm for Low-Density Parity Check Codes
by: Yao-Yi Huang, et al.
Published: (2007) -
Hardware design of Offset Min-Sum Algorithm for Low-Density Parity Check Codes
by: Rong-Jie Huang, et al.
Published: (2008) -
Design of Adaptive-Normalized Min-Sum Algorithm for Low-Density Parity Check Codes
by: Ching-Han Lien, et al.
Published: (2013)