Low Transmission Latency Method for 2D-mesh NoC Architecture
碩士 === 國立臺灣大學 === 資訊工程學研究所 === 96 === With the development of deep submicron chip technology, a chip can pack more than a billion transistors nowadays. This capacity will allow the System-on-Chip (SoC) designs with a large amount of IP cores on a single chip. However, the inter-communication between...
Main Authors: | Yen-Chang Lee, 李晏彰 |
---|---|
Other Authors: | 李秀惠 |
Format: | Others |
Language: | zh-TW |
Published: |
2008
|
Online Access: | http://ndltd.ncl.edu.tw/handle/03942378007544307436 |
Similar Items
-
A Low Transmission Latency Method of Star Type Architecture Based on 2D Mesh NOC
by: Kuan-Ju Chen, et al.
Published: (2009) -
Resilient Routing Implementation in 2D Mesh NoC
by: Bishnoi, Rimpy, et al.
Published: (2015) -
An Efficient Deadlock-Free Communication Scheme for 3D NoC-Bus Hybrid Mesh Architecture
by: Shin-EnJian, et al.
Published: (2013) -
Performance-Driven Communication Architecture Design in Irregular, Overlaid and Hybrid Mesh Wireless NoC
by: Wu, Ruizhe
Published: (2014) -
Various size IP mapping algorithm on irregular 2D mesh NoC
by: Wen-hung Lo, et al.
Published: (2010)