Peak Current Reduction by Using Hybrid-Edge Clock Technique in the System Design Flow
碩士 === 國立彰化師範大學 === 電子工程學系 === 96 === As process technology progresses to ultra deep sub-micron, the number of transistors in unit's area is promoted sharply. The number of transistors that simultaneous switching also increases in the circuit. In a SoC system, the designer minutely uses rising...
Main Authors: | Tzi-Wei Kao, 高子為 |
---|---|
Other Authors: | Tzung-Yi Wu |
Format: | Others |
Language: | zh-TW |
Published: |
2007
|
Online Access: | http://ndltd.ncl.edu.tw/handle/18478102636223471706 |
Similar Items
-
Clock Skew Scheduling for Peak Current Minimization
by: Chia-Ming Chang, et al.
Published: (2004) -
Peak Current Minimization for Activity Driven Gated Clock Tree
by: Shih-Ji Wang, et al.
Published: (2012) -
A Flip-Flop Replacement Technique for Peak Current Reduction
by: Jiun-Kuan Wu, et al.
Published: (2007) -
Crosstalk Analysis and Reduction for RLC-Based Clock Routings
by: Chien-Wen Kao, et al.
Published: (2005) -
Research on Low Computational-Complexity Peak-to-Average Power Ratio Reduction Techniques for OFDM Systems
by: Shih-Wei Shiu, et al.
Published: (2009)