Duty Cycle Corrector Based on Pulse Shrinking/Stretching Mechanism
碩士 === 國立臺灣科技大學 === 電子工程系 === 95 === The duty cycle correctors (DCCs) are widely used to adjust the clock duty cycle to 50% for DDR (double data rate)-SDRAM, double-sampling ADC, DLL (delay locked loop) and PLL (phase locked loop), where both clock rising and falling edges are used for operation. Th...
Main Authors: | Shi-Wei Chen, 陳世崴 |
---|---|
Other Authors: | Poki Chen |
Format: | Others |
Language: | zh-TW |
Published: |
2007
|
Online Access: | http://ndltd.ncl.edu.tw/handle/64732985219389742835 |
Similar Items
-
Low Jitter Wide Range Duty Cycle Corrector Based on Pulse Shrinking/Stretching Mechanism
by: Yi-Jin Chen, et al.
Published: (2009) -
Pulse width control loop as a duty cycle corrector
by: Jovanović Goran, et al.
Published: (2004-01-01) -
Duty Cycle Corrector Circuit Design
by: Chen Han-Lin, et al.
Published: (2014) -
The Design of High Speed Duty Cycle Corrector Circuitry
by: 陳律昂
Published: (2017) -
Design of High-Speed All-Digital Duty Cycle Corrector
by: CHEN, TSUNG-TZE, et al.
Published: (2019)