超越10Gbps之超高速特徵比對電路設計及其在網路入侵偵測系統之應用
碩士 === 國立臺灣師範大學 === 資訊工程研究所 === 95 === A novel FPGA-based signature match circuit that can serve as the core of a hardware-based network intrusion detection system (NIDS) is presented in this paper. The circuit is based on simple shift registers and symbol encoders for the efficient signature match...
Main Authors: | Ying-Nan Shih, 施映男 |
---|---|
Other Authors: | Wen-Jyi Hwang |
Format: | Others |
Language: | zh-TW |
Published: |
2007
|
Online Access: | http://ndltd.ncl.edu.tw/handle/16842325279219719735 |
Similar Items
-
在可程式化系統晶片中實現網路入侵偵測系統之高效能封包分類與比對電路
by: Wen-Jihi Hwang, et al.
Published: (2007) -
整合高速雲台之自動入侵物偵測技術研究整合高速雲台之自動入侵物偵測技術研究整合高速雲台之自動入侵物偵測技術
by: Hsiao, Wen-Yuan, et al.
Published: (2008) -
網路安全監控與入侵偵測之研究
by: Chung-Ying Chiang, et al.
Published: (2007) -
強健式網路入侵偵測演算法則之研究
by: Chih-Chen Pan, et al.
Published: (2009) -
影像樣板比對之VLSI電路架構設計
by: LIN, DING-BANG, et al.
Published: (1993)