Post-Layout Redundant Via Insertion Considering GDSII File Sizes
碩士 === 國立清華大學 === 資訊工程學系 === 95 === When the manufacturing processes of integrated circuits shrink to deep submicron technologies, loss of yield caused by via defects becomes more significant. In order to improve via yield and reliability, redundant via insertion is highly recommend by foundries. In...
Main Authors: | Hsiung-Kai Chen, 陳雄凱 |
---|---|
Other Authors: | Ting-Chi Wang |
Format: | Others |
Language: | en_US |
Published: |
2007
|
Online Access: | http://ndltd.ncl.edu.tw/handle/28407672930125127755 |
Similar Items
-
GDOESII: Software for design of diffractive optical elements and phase mask conversion to GDSII lithography files
by: Raghu Dharmavarapu, et al.
Published: (2019-01-01) -
Post-Layout Multiple Vias Insertion
by: Chien-Fu Wang, et al.
Published: (2004) -
Post-Layout Double-Via Insertion for Yield Enhancement
by: Mei-Fang Chiang, et al.
Published: (2006) -
Guiding Template-aware Routing Considering Redundant Via Insertion for Directed Self-Assembly
by: Kun-Lin Lin, et al.
Published: (2017) -
Post-Layout Performance Optimization Using Gate Sizing and Buffer Insertion
by: Huang, Koan-Jin, et al.
Published: (1997)