High-Performance Pipeline Design for Low-Power Phased Cache
碩士 === 國立交通大學 === 電機與控制工程系所 === 95 === Low power and high performance design issues have played an important role among various portable systems and applications. In embedded processors, the cache design almost occupies half chip area and power consumption. According to Amdahl’s Law, if we could red...
Main Author: | 薛智文 |
---|---|
Other Authors: | 周志成 |
Format: | Others |
Language: | zh-TW |
Published: |
2007
|
Online Access: | http://ndltd.ncl.edu.tw/handle/h2h24y |
Similar Items
-
Designs of High-Performance and Low-Power Cache Architectures
by: Hsin-Chuan Chen, et al.
Published: (2005) -
PERFORMANCE ANALYSIS OF LOCATION CACHE FOR LOW POWER CACHE SYSTEM
by: QI, BIN
Published: (2007) -
Cache design for low power and yield enhancement
by: Mohammad, Baker Shehadah
Published: (2012) -
Low-Power Instruction Cache Architecture Design
by: Shi-You Cheng, et al.
Published: (2006) -
Low Power and Access Delay for Virtual Cache Design
by: An Chia, et al.
Published: (2010)