Ultra Low Power Area Efficient All Digital Phase-Locked Loop Frequency Synthesizer

碩士 === 國立交通大學 === 電子工程系所 === 95 === A new all digital phase-locked loop (ADPLL) architecture with low power algorithm is presented in this thesis. The proposed low power search algorithm can accomplish phase lock process within 22 input clock cycles and make the hardware simple, area small. In thesi...

Full description

Bibliographic Details
Main Authors: Kwan-Hwa Chen, 陳冠華
Other Authors: Prof. Wei Hwang
Format: Others
Language:en_US
Published: 2006
Online Access:http://ndltd.ncl.edu.tw/handle/84333963129857541619
id ndltd-TW-095NCTU5428003
record_format oai_dc
spelling ndltd-TW-095NCTU54280032016-05-27T04:18:37Z http://ndltd.ncl.edu.tw/handle/84333963129857541619 Ultra Low Power Area Efficient All Digital Phase-Locked Loop Frequency Synthesizer 超低功率高面積使用率全數位鎖相迴路頻率合成器 Kwan-Hwa Chen 陳冠華 碩士 國立交通大學 電子工程系所 95 A new all digital phase-locked loop (ADPLL) architecture with low power algorithm is presented in this thesis. The proposed low power search algorithm can accomplish phase lock process within 22 input clock cycles and make the hardware simple, area small. In thesis, proposed low power digitally controlled oscillator (DCO) has two types. The two types of proposed DCO make proposed ADPLL lower power. The proposed NAND latch based Phase-Frequency-Detector (PFD) can detect multi times of reference frequency .This ADPLL has characteristics of small area cost and lower power consumption. The proposed ADPLL is simulated and implemented by TSMC 0.13um 1P8M CMOS technology. The supply voltage is 1.2v and total area is 0.0041mm2. The simulation results show that when the DCO operates at 700MHz, the jitter is 18.4ps, 1.38% (Pk-Pk) and the total power consumption of ADPLL is 0.85mW. Prof. Wei Hwang 黃威 2006 學位論文 ; thesis 109 en_US
collection NDLTD
language en_US
format Others
sources NDLTD
description 碩士 === 國立交通大學 === 電子工程系所 === 95 === A new all digital phase-locked loop (ADPLL) architecture with low power algorithm is presented in this thesis. The proposed low power search algorithm can accomplish phase lock process within 22 input clock cycles and make the hardware simple, area small. In thesis, proposed low power digitally controlled oscillator (DCO) has two types. The two types of proposed DCO make proposed ADPLL lower power. The proposed NAND latch based Phase-Frequency-Detector (PFD) can detect multi times of reference frequency .This ADPLL has characteristics of small area cost and lower power consumption. The proposed ADPLL is simulated and implemented by TSMC 0.13um 1P8M CMOS technology. The supply voltage is 1.2v and total area is 0.0041mm2. The simulation results show that when the DCO operates at 700MHz, the jitter is 18.4ps, 1.38% (Pk-Pk) and the total power consumption of ADPLL is 0.85mW.
author2 Prof. Wei Hwang
author_facet Prof. Wei Hwang
Kwan-Hwa Chen
陳冠華
author Kwan-Hwa Chen
陳冠華
spellingShingle Kwan-Hwa Chen
陳冠華
Ultra Low Power Area Efficient All Digital Phase-Locked Loop Frequency Synthesizer
author_sort Kwan-Hwa Chen
title Ultra Low Power Area Efficient All Digital Phase-Locked Loop Frequency Synthesizer
title_short Ultra Low Power Area Efficient All Digital Phase-Locked Loop Frequency Synthesizer
title_full Ultra Low Power Area Efficient All Digital Phase-Locked Loop Frequency Synthesizer
title_fullStr Ultra Low Power Area Efficient All Digital Phase-Locked Loop Frequency Synthesizer
title_full_unstemmed Ultra Low Power Area Efficient All Digital Phase-Locked Loop Frequency Synthesizer
title_sort ultra low power area efficient all digital phase-locked loop frequency synthesizer
publishDate 2006
url http://ndltd.ncl.edu.tw/handle/84333963129857541619
work_keys_str_mv AT kwanhwachen ultralowpowerareaefficientalldigitalphaselockedloopfrequencysynthesizer
AT chénguānhuá ultralowpowerareaefficientalldigitalphaselockedloopfrequencysynthesizer
AT kwanhwachen chāodīgōnglǜgāomiànjīshǐyònglǜquánshùwèisuǒxiānghuílùpínlǜhéchéngqì
AT chénguānhuá chāodīgōnglǜgāomiànjīshǐyònglǜquánshùwèisuǒxiānghuílùpínlǜhéchéngqì
_version_ 1718283838944182272