An 8-bit 500MS/s Flash ADC Using Capacitor Averaging with a Single-Phase Clock
碩士 === 國立成功大學 === 電機工程學系碩博士班 === 95 === Averaging networks suppress the random offset efficiently between the comparators in flash ADCs, but it causes limitations at the averaging network boundaries. Although the effect can be resolved by additional terminal circuits, it costs larger power consumpti...
Main Authors: | Keng-yu Chang, 張耿毓 |
---|---|
Other Authors: | Tai-haur Kuo |
Format: | Others |
Language: | en_US |
Published: |
2007
|
Online Access: | http://ndltd.ncl.edu.tw/handle/65922434975377095292 |
Similar Items
-
An 8-bit 500MS/s Flash ADC with Capacitor Averaging and a Single-Phase Clock
by: Chung-MingYang, et al.
Published: (2010) -
A 5-bit 500MS/s flash ADC with temperature-compensated inverter-based comparators
by: Jiangpeng Wang, et al.
Published: (2020-01-01) -
A 500 MS/s Flash-ADC with Selectable Power Consumption
by: Ting-Shuo Hsu, et al.
Published: (2011) -
A Low-Power 8-Bit 250MS/s Flash A/DConverter with Single Phase Clock Control
by: Ting-Wei Sun, et al.
Published: (2006) -
A 10-bit 100-MS/s Power-Efficient Flash SAR ADC
by: Chao-FangTsai, et al.
Published: (2011)